

Michelangelo Barocci, michelangelo.barocci@polito.it

Politecnico di Torino,

PhD Student @ EDA Group - DAUIN

Dpt. of Computer and Control engineering (DAUIN)



Everything ok with Lab#03?

## Majority-vote ALU



- Design a circuit by integrating three ALUs as described in LAb#03 (operations controlled by *ctrl* signal, see table below), with three sets of 8-bit signals as inputs.
- Design an additional component that decides the final output of the circuit, according to the rules explained in the Lab guidelines.
- ☐ Find a suitable set of relevant inputs to test your design within a testbench
- Single ALU:

|   | ctrl |   | result        |  |  |
|---|------|---|---------------|--|--|
| 0 | _    | - | src0 + 1      |  |  |
| 1 | 0    | 0 | src0 + src1   |  |  |
| 1 | 0    | 1 | src0 - src1   |  |  |
| 1 | 1    | 0 | src0 AND src1 |  |  |
| 1 | 1    | 1 | src0 OR src1  |  |  |

## Reconfigurable ALU



- ☐ Design an improved version of the ALU designed in Lab#03:
  - the inputs A and B are 16-bit wide, divided into four 4-bit segments.
  - There are four ALUs enabled by the respective bit of the input signal nibble, each one receives one segment of A and B as input data (look at the diagram on the left).
  - Remember to modify the ALU VHDL description by adding the carry in bit as input and the enable signal
- Write a suitable testbench and simulate your design

## Adder-based multiplier

| × |                       |                       |                   |                              | $a_3$ $b_3$                            | $egin{array}{c} a_2 \ b_2 \end{array}$ | $\begin{array}{c}a_1\\b_1\end{array}$ | $a_0$ $b_0$ | multiplicand<br>multiplier |
|---|-----------------------|-----------------------|-------------------|------------------------------|----------------------------------------|----------------------------------------|---------------------------------------|-------------|----------------------------|
| + |                       | $a_3b_3$              | $a_3b_2$ $a_2b_3$ | $a_3b_1 \\ a_2b_2 \\ a_1b_3$ | $a_3b_0 \\ a_2b_1 \\ a_1b_2 \\ a_0b_3$ | $a_2b_0 \\ a_1b_1 \\ a_0b_2$           | $a_1b_0$ $a_0b_1$                     | $a_0b_0$    |                            |
|   | <i>y</i> <sub>7</sub> | <i>y</i> <sub>6</sub> | $y_5$             | <i>y</i> <sub>4</sub>        | <i>y</i> <sub>3</sub>                  | $y_2$                                  | $y_1$                                 | <i>y</i> o  | product                    |

- Design a 8-bit (signed) multiplier using combinational logic (Adders and logic gates) by following the suggested steps:
  - AND operation between bi and A
  - Shift the obtained signals by i bits (left-wise)
  - Sum the partial results
- ☐ Check the resulted RTL for the number of synthesized adders
- ☐ Check your design through a suitable testbench

## Adder-based multiplier - optimized



- Design the same multiplier by adding some modifications: we want to exploit the real number of sums that are really necessary by optimizing the utilization of the intermediate results.
- ☐ Follow the suggestions in the Lab guidelines and check the resulted RTL (Schematic section): has the allocation of resources improved? How?
- ☐ Check your design through a suitable testbench